1

# MultiTrack Power Conversion Architecture

Minjie Chen, Member, Khurram K. Afridi, Member, Sombuddha Chakraborty, Member, and David J. Perreault, Fellow

Abstract-This paper introduces a MultiTrack power conversion architecture that represents a new way of combining switched-capacitor circuits and magnetics. The MultiTrack architecture takes advantages of the distributed power processing concept and a hybrid switched-capacitor/magnetics circuit structure. It reduces the voltage ratings on devices, reduces the voltage regulation stress of the system, improves the component utilization, and reduces the sizes of passive components. This architecture is suitable to dc-dc and grid-interface applications that require both isolation and wide voltage conversion range. An 18 V-80 V input, 5 V, 15 A output, 800 kHz, 0.93 inch<sup>2</sup> (1/16 brick equivalent) isolated dc-dc converter has been built and tested to verify the effectiveness of this architecture. By employing the MultiTrack architecture, utilizing GaN switches, and operating at higher frequencies, the prototype converter achieves a power density of 457.3 W/inch<sup>3</sup> and a peak efficiency of 91.3%. Its power density is 3x higher than the state-of-the-art commercial converters with comparable efficiency across the wide operation range.

*Index Terms*—DC-DC power conversion, Switched capacitor circuits, Magnetic circuits, Passive circuits, Resonant power conversion.

#### I. INTRODUCTION

**P**OWER electronic designs have generally been cost driven. Simple circuit topologies with low complexity, low component count, and simple controls have traditionally been preferred in practical designs. However, with increasing electronic content in industrial and consumer applications, and wider deployment of renewable energy systems, power electronics are required to have much higher performance. At the same time, the relative cost of power devices and control circuitry has fallen (following the general trend in the semiconductor industry). Hence, enhancing system performance through more sophisticated circuit architectures is an attractive option and presents many emerging design opportunities [1].

Power conversion systems can generally be grouped into single-stage architectures and multi-stage architectures. In a single-stage architecture, multiple tasks (e.g., output voltage modulation, input current shaping) are realized in a single power stage. They have low circuit complexity and simple control, but cannot achieve high performance while meeting requirements such as wide operating ranges and high power density. Multi-stage architectures have multiple power conversion stages with each stage performing one or more functions.

K. K. Afridi is with the Department of Electrical, Computer, and Energy Engineering, University of Colorado Boulder, Boulder, CO 80309 USA (e-mail: khurram.afridi@colorado.edu).

S. Chakraborty is with Texas Instruments Kilby Labs, Santa Clara, California, TX 95052 USA (e-mail: s-chakraborty@ti.com).

Each stage can be optimally designed to only address a portion of the system requirements. As a result, the overall system performance is often better, while the total component count and complexity is usually higher. In many cases, a multistage architecture may process the full system energy multiple times, imposing a penalty on efficiency. *Merged multi stage power conversion* - in which portions of a multi-stage system are partly merged together, reducing component count and redundancy of power processing while preserving flexibility - can thus be a desirable middle ground between true singlestage and multi-stage conversion.

There has been significant recent work in hybridizing switched-capacitor and magnetic conversion, with consequent advantages. Building or merging multi-stage systems incorporating switched-capacitor circuits, switched-inductor circuits and magnetically-coupled circuits (e.g., "dc transformers") has been one fruitful approach [2]-[23]. These three groups of circuits are often used as the basic building blocks of multi-stage systems. They have complementary advantages and limitations. Switched-inductor circuits are popular for their voltage regulation capability. However, basic switchedinductor circuits suffer in terms of size and performance at high voltage conversion ratios, and their power density is typically limited by the bulky power stage magnetics. Switchedcapacitor circuits, by contrast, can provide balanced efficiency and power density tradeoffs for fixed voltage conversion ratios, but can not efficiently regulate voltage and have limited voltage conversion ratio options with reasonable component count. Magnetic isolation circuits, i.e., isolated converters with fixed voltage conversion ratio ("dc transformers") can provide high voltage conversion ratio, galvanic isolation and soft-switching. However, they often do not maintain high performance across wide operation range.

Leveraging of these different kinds of stages in multistage architectures has often proved beneficial. For example, a switched-capacitor voltage divider and a multi-phase buck converter were cascaded to implement a high performance laptop power supply in [12]. The wide-input-range converter presented in [13] likewise incorporated a switched-capacitor circuit with a switched-inductor circuit in a manner to best leverage their benefits in low-voltage CMOS. Clever usage of switched-capacitor and magnetic stages likewise has been demonstrated in multi-output converters [14]. Integrated techniques were applied with switched-capacitor converters at higher voltages: an on-chip switched-capacitor converter was combined with capacitive isolation circuits and magnetics as the dc-dc portion of a LED driver in [15]. Innovative structures combining switched-capacitor circuits and multiwinding coupled magnetics in ac-dc and dc-dc applications were proposed in [16], [17].

M. Chen and D. J. Perreault are with the Department of Electrical Engineering and Computer Science, Massachusetts Institute of Technology, Cambridge, MA 02139 USA (e-mail: minjie@mit.edu; djperrea@mit.edu).

More highly coupled use of switched capacitor/magnetic conversion has also been exploited to advantage. For example, in [18], [19], it was shown that significant system benefits can be obtained by merging the operation of the magnetic and switched-capacitor stages through "soft charging" of the capacitor elements, enabling one or both of higher efficiency and smaller capacitor size. A few high-performance high-frequency grid-interfaced LED drivers using merged circuit architectures were presented in [20]–[22]. Resonant switched-capacitor circuits and other "merged" switched-capacitor/magnetics techniques have also proven advantageous [24]–[26]. By adding one or more inductive components into the switched-capacitor circuit structure, enhanced performance with reasonable regulation capability and/or minimization of passive component size can be achieved.

This paper introduces a MultiTrack power conversion architecture that represents a new way of utilizing switchedcapacitor and magnetic circuit elements. It incorporates a hybrid switched-capacitor/magnetics circuit structure that splits the wide voltage conversion range into multiple smaller ranges, delivers power in multiple tracks, and functionally merges the regulation stage and the isolation stage. The system operates in multiple modes across the wide operation range, with its performance optimized for each operation mode. Compared to conventional two-stage designs, it gains advantages through distributed parallel power processing, rather than multiple full power processing, and facilitates reduced device ratings, reduced magnetics size, improved component utilization, and reduced drive of parasitic transformer capacitances. It also enables zero-voltage-switching (ZVS or near ZVS) of the transistors used in charge transfer among voltage domains without additional elements, which is not available in a traditional switched-capacitor circuit. The proposed approach embraces trends in the development of semiconductor devices, and is suitable for power converter designs operating at high frequencies (close to MHz or higher). This paper is developed from our earlier conference publication [27] and presents extended theoretical analysis and experimental results.

The remainder of this paper is organized as follows: Section II provides an overview of the MultiTrack power conversion architecture. A basic 2-Track implementation and its operation is introduced in Section III. The 2-Track architecture is extended to a generalized MultiTrack architecture in Section IV. Analysis and discussion about the advantages of the MultiTrack architecture are provided in Section VI presents several practical design considerations. Experimental and benchmark results are provided in Section VII, and Section VIII concludes the paper. Extended theoretical analysis about the MultiTrack architecture is provided in Appendix I.

## II. ARCHITECTURE CONCEPT AND OVERVIEW

Fig. 1 shows the block diagram of the proposed Multi-Track power conversion architecture. It comprises two merged conversion stages that provide the functional benefits of a switched-inductor circuit (for regulation), a switched-capacitor circuit (for distributing voltage stress among different levels and providing voltage balancing), and a magnetic isolation



Fig. 1. The proposed MultiTrack power conversion architecture comprising multiple voltage domains and multiple power tracks. Its regulation and isolation stages are merged, hence reducing the amount of power that is "reprocessed" by the two-stages.

circuit (for transformation and galvanic isolation). While the circuit subsystems are actually merged, one can understand its operation considering the multiple circuit functions as if they were performed independently: the switched-inductor portion of the circuit is principally responsible for voltage regulation; the magnetic isolation portion of the circuit offers isolation and voltage scaling (and - if needed - a secondary means of voltage regulation); and the switched-capacitor circuit creates multiple related voltage levels ( $V_1$ ,  $V_2$ ,  $V_3$ , etc.) and many stacked current tracks that bridge the other two subsystems.

One advantage of the Multitrack converter is that components of the subsystems are shared, and their functions are partially merged. The switched-inductor circuit block couples into the multiple levels of the switched-capacitor circuit block to form a *merged regulation stage*. Likewise, by using a single set of switches to perform charge transfer and voltage balancing among different levels of the capacitor stack, and to drive the parallel-track magnetic isolation device, we obtain a *merged isolation stage*.

Merging the stages in this manner yields a circuit having improved performance as compared to what could be achieved with separate stages. In conventional wide input voltage dc-dc converter designs, there is usually a regulation stage (typically a buck or boost converter) that compresses the variable input voltage to a fixed intermediate bus voltage. This intermediate bus voltage is then processed by a separate isolation stage. Since the regulation stage has to be designed for the worst case (peak input voltage and peak input current), the voltage or current ratings of these components are usually not well utilized: when the voltage is high, the current is usually low; when the voltage is low, the current is usually high.

The proposed MultiTrack architecture improves the component utilization through a hybrid switched-capacitor/magnetics circuit structure. Multiple voltage domains with multiple ratiometrically-related intermediate bus voltages ( $V_1$ ,  $V_2$ ,  $V_3$ , etc.) are synthesized using a switched-capacitor circuit structure which also simultaneously acts to drive the isolation stage magnetics. This reduces the number of switches required and provides ZVS opportunities for the switches (which is not available in a true switched-capacitor structure). Depending on the input voltage, the switched inductor circuit redistributes the regulation stage inductor current into the closest intermediate



Fig. 2. Schematic of an example 2-to-1 input voltage range 2-Track converter comprising a switched-inductor circuit, a switched-capacitor circuit and a magnetic isolation circuit. The regulation stage and the isolation stage are merged by a *hybrid switched-capacitor-magnetic* circuit structure.

bus voltages, thus effectively reduces the voltage drop across the inductor, and reduces the stress on switches (as will be discussed in Section V).

A 2-to-1 input voltage range 2-track converter as shown in Fig. 2 is a simple embodiment of the MultiTrack architecture. This 2-track converter has two related intermediate bus voltages ( $V_X$  and  $2V_X$ ) and has a 2-to-1 input voltage range between  $V_X$  and  $2V_X$ . The relative values of bus voltages  $V_X$  and  $2V_X$  are synthesized by a 2:1 ladder switched capacitor circuit structure, whose switches are also used as the inverter switches in the isolation stage.

We first introduce the merged isolation stage. The merged isolation stage includes a pair of half bridges (SA/SB and  $S_{\rm C}/S_{\rm D}$ ) that operate synchronously to drive a pair of identical resonant tanks ( $C_{res1}$ - $L_{res1}$  and  $C_{res2}$ - $L_{res2}$ ). These are coupled to a multiple-input-single-output (MISO) transformer (whose leakage inductances form L<sub>res1</sub>, L<sub>res2</sub>), with the output tied to a synchronous full-bridge rectifier  $(Q_1-Q_4)$ . The isolation stage can be interpreted as two ac power tracks distributed in two stacked voltage domains ([0,  $V_X$ ] and [ $V_X$ ,  $2V_X$ ]), each processing a half of the total output power. The cross-sectional area of the magnetic core is determined by the volt-seconds of the secondary winding. The window area of the magnetic core is determined by the output current. Thus, the power conversion stress of the merged isolation stage in this 2-Track converter is the same as a conventional seriesresonant converter based dc transformer, indicating equivalent magnetics volume and efficiency. This MultiTrack configuration distributes the concentrated device voltage-ratings on the high-voltage side into multiple devices, which can take advantage of the distributed power processing concept [29]-[32]. Moreover, as will be shown shortly, the current driven through the common-mode capacitances of the transformer is much smaller than that in a single-primary-winding design. This effect is beneficial in high frequency or high turns-ratio designs. It is in some respects similar to a series-primary parallel-secondary configuration [28] with similar advantages, whereas only a single magnetic core and a single rectifier is needed.

S<sub>A</sub>-S<sub>D</sub> are reused to create a capacitive energy transfer

mechanism that can balance the two stacked bus voltages ( $V_X$ and  $2V_X$ ) formed by the two capacitors (C<sub>1</sub> and C<sub>2</sub>). Charge is transferred through an additional capacitor, C<sub>3</sub>, which ties the two switch nodes together. The capacitive energy transfer mechanism ensures  $V_{C1} \approx V_{C2}$ . It is also possible to envision variants in which balancing currents are delivered through the transformer windings. This combination of capacitive energy transfer and inverter drive of a multiple-winding transformer may be described as a hybrid switched-capacitor/magnetics circuit structure. This structure performs key functions in the MultiTrack architecture – the switching of this structure drives the MISO transformer, and at the same time smoothly rebalances the power processed by different tracks with low loss. The hybrid structure also enables ZVS of the switches. Resonant switched-capacitor and zero-current-switching (ZCS) mechanisms can be included by adding inductive impedances in the  $C_3$  branch and utilize the transformer appropriately.

The merged regulation stage in this 2-Track converter comprises inductor  $L_R$  and switches  $S_1$  and  $S_2$ . By controlling the duty ratio of  $S_1$  and  $S_2$ , the voltage of  $C_1$  is regulated, and the voltage of  $C_2$  is effectively regulated through the capacitive energy transfer mechanism. In this embodiment, voltage regulation and dynamic control are achieved by the modulation of  $S_1$  and  $S_2$ . For an input voltage  $v_{in}$  between  $V_X$  and  $2V_X$ ,  $S_1$  and  $S_2$  are controlled such that the voltages across  $C_1$  and  $C_2$  are always  $V_X$ . If  $v_{in}$  is closer to  $V_X$ ,  $S_2$  has a higher duty ratio and more charge is delivered to  $V_X$ ; if  $v_{in}$ is closer to  $2V_X$ ,  $S_1$  has a higher duty ratio and more charge is delivered to  $2V_X$ . If  $S_1$  and  $S_2$  are switched in complimentary pulse-width-modulation mode, the duty ratio of  $S_1$  that can regulate the voltage across  $C_1$  and  $C_2$  to be  $V_X$ ,  $d_1$ , is

$$d_1 = \frac{v_{\rm in} - V_X}{V_X}.\tag{1}$$

and the duty ratio of  $S_2$ ,  $d_2$ , is

$$d_2 = 1 - d_1 = 2 - \frac{v_{\rm in}}{V_X}.$$
 (2)

This is somewhat similar to regulating the output voltage of a boost converter, but with  $V_X$  instead of ground as the second potential. Other similar control approaches (e.g. DCM control, constant on-time control, current-mode control) can also be used.

# III. EXTENDED MULTITRACK ARCHITECTURE WITH WIDE INPUT VOLTAGE RANGE

The basic 2-Track converter shown in Fig. 2 is suitable for applications in which  $v_{in} \in [V_X, 2V_X]$  with a restricted nominal 2-to-1 input voltage range. Moreover, by adding two additional switches (S<sub>3</sub> and S<sub>4</sub>) in the regulation stage as shown in Fig. 3, the converter can handle any desired input voltage range in the  $[0, 2V_X]$  region (i.e.  $[V_{\min}, V_{\max}] \in$  $[0, 2V_X]$ ), so long as the components are sized appropriately.

The voltage ratings of  $C_1$  and  $C_2$  are both  $V_X$ . The operation of this enhanced design can be split into two regions determined by the input voltage  $v_{in}$ . When  $v_{in} \in [0, V_X]$ ,  $S_3$  and  $S_4$  are switching,  $S_1$  is kept off, and  $S_2$  is kept on. The inductor  $L_R$ , switches  $S_3$  and  $S_4$  formulates a ground



Fig. 3. An example 2-Track power converter that can handle wide input voltage range. For this converter, the maximum input voltage,  $V_{\text{max}}$ , must be smaller than  $2V_X$ .



Fig. 4. Two operation modes of the two pairs of half-bridges in the regulation stage of a 2-Track converter: (a) when  $0 < v_{in} < V_X$ , S<sub>3</sub> and S<sub>4</sub> are switching, S<sub>1</sub> is kept off, and S<sub>2</sub> is kept on; (b) when  $V_X < v_{in} < 2V_X$ , S<sub>3</sub> is kept on, S<sub>4</sub> is kept off, and S<sub>1</sub> and S<sub>2</sub> are switching.

referenced boost converter that feeds current into the  $V_X$  node. The switched capacitor circuit balances the voltages of  $C_1$  and  $C_2$ . When  $v_{in} \in [V_X, 2V_X]$ ,  $S_3$  is kept on,  $S_4$  is kept off, and  $S_1$  and  $S_2$  are switching. The  $L_R$ ,  $S_1$  and  $S_2$  formulates boost-type converter structure that feeds power from the input into both the  $V_X$  and the  $2V_X$  node. Fig. 4 illustrates the operation of the switches in these two operation modes. Within each subsection of the voltage domain, conventional feedback control for boost converters (e.g. a classic PWM control) can be directly utilized in the proposed MultiTrack architecture. When the input voltage fluctuates between two regions, a hysteresis control can be utilized to stabilize the mode transition.

Figure 4 shows the two different operating modes of the merged regulation stage. Depending upon the operating mode, the switched capacitor charge transfer is used differently to maintain voltage balance between the two stacked capacitors. When the input voltage is low  $(v_{in} < V_X)$ , S<sub>3</sub> and S<sub>4</sub> operate as a boost converter and the input power is injected into the  $V_X$  node only (Fig. 4a). When the input voltage is between  $V_X$  and  $2V_X$ , S<sub>1</sub> and S<sub>2</sub> operate as a boost converter and the input power is injected into the input power (from the input inductor) is injected into both the  $V_X$  and  $2V_X$  nodes (Fig. 4b), and the total voltage of the two stacked capacitors serve to counter the input voltage (in providing volt-seconds balance on the inductor). The switched capacitor energy transfer operates to redistribute charge such that the different windings of the isolation stage magnetics can be utilized equally.

Benefiting from the 2-Track architecture, the magnitude of the voltage applied across the inductor  $L_R$  never exceeds  $V_X$ , even if the maximum input voltage is  $2V_X$ . The charge coming from the input source is always delivered to the closest dc voltages to the input. For example, if  $v_{in} \in [0, V_X]$ , power coming from  $v_{in}$  is always delivered to the  $V_X$  node; if  $v_{in} \in [V_X, 2V_X]$ , power coming from  $v_{in}$  is always delivered to the  $V_X$  node and the  $2V_X$  node. As will be analyzed, the smaller resulting voltage imposed on the inductor, and the largely compressed voltage conversion ratio of the regulation stage can significantly reduce the inductor size, the current ripple, and/or the regulation loss.

One can even use a higher-order capacitor stack to create more intermediate voltages and power delivery tracks if a wider input voltage range is desired. Figure 5 shows an example 3-Track converter. Implementations with more tracks can be created following a similar pattern. By creating npower tracks, the power conversion stress is further distributed, the voltage across the inductor is further reduced, and the effective voltage conversion ratio is further compressed, at the expense of higher component count and control complexity. As analyzed in Appendix I, these advantages don't scale up linearly with the number of tracks, but will gradually saturate in a manner that may be likened to the gradually saturated advantages of multi-phase interleaving techniques [29]–[32].

Note the voltage ratings  $S_4$  and  $S_6$  in Fig. 5 are  $2V_X$  and  $3V_X$ , respectively. All other switches on the primary side have a voltage rating of  $V_X$ . The wide input voltage range is divided into three sections  $[0-V_X]$ ,  $[V_X-2V_X]$ , and  $[2V_X 3V_X$ ]. The control of the 3-Track converter is an extended version of the 2-Track converter - the input voltage is tapped to the switch node of a half-bridge that has the closest voltage level to minimize the voltage conversion stress.  $S_A$ - $S_F$  are operated as a 3:1 ladder switched capacitor circuit with 50% duty ratio. S<sub>A</sub>, S<sub>C</sub>, S<sub>E</sub> are synchronized as one phase, and S<sub>B</sub>, S<sub>D</sub>, S<sub>F</sub> are synchronized as the other phase. Energy is transferred between adjacent voltage domains by  $C_4$  and  $C_5$ . Detailed operation of 2:1 and 3:1 switched capacitor circuits, and corresponding loss analysis can be found in [10], [11]. The difference between the hybrid switched-capacitor/-magnetics structure and conventional switched-capacitor circuits is that the switches in the prior circuit are reused as inverters that drive the transformer windings, and can benefit from soft switching owing to the additional magnetic loading.

If  $S_4$  and  $S_6$  are implemented as multiple cascaded devices, such as shown in Fig. 6, all switches on the primary side can be implemented with a voltage rating of  $V_X$ . Additional protection can be provided by using the intermediate bus voltage(s) to provide voltage clamping for the devices (e.g. one can add a few small protection diodes, e.g.,  $D_1-D_3$ , to ensure voltage sharing of the stacked low-voltage-rating devices). This modification is beneficial in discrete designs as considered here, and would also be desirable in an integrated circuit (IC) implementation [10], [15] if the peak device voltage rating is constrained by the fabrication process.

The MISO transformer in the isolation stage has multiple primary windings and a single secondary winding. One can synthesize different tank structures to realize the isolation



Fig. 5. An example 3-Track power converter that can handle arbitrary input voltage range.



Fig. 6. A modified 3-track converter with uniform switch voltage ratings, which facilitates potential integrated circuit implementation. By replacing  $S_4$  and  $S_6$  with low voltage rating cascaded switches ( $S_{4a}$ ,  $S_{4b}$ ,  $S_{6a}$ ,  $S_{6b}$ ,  $S_{6c}$ ), all primary side devices in this schematic have a voltage rating of  $V_X$ . One can add a few protection diodes (e.g.  $D_1$ - $D_3$ ) with small footprints and low current rating to help ensure voltage sharing of the cascaded switches.

stage for different purposes, e.g., LLC converters, seriesresonant converters, dual-active-bridge converters. If planar transformers are utilized, a systematic magnetics modeling technique [33] that can rapidly estimate the impedances and current distribution can be utilized to advantage, as is done in the design of Section V.

Many known rectifier structures (e.g. center-tapped rectifier, current-doubler rectifier, full bridge rectifier, switchedcapacitor step-down rectifier [34], etc.) are compatible with the MultiTrack architecture. A full bridge rectifier with high transformer winding usage and high experimental flexibility is selected as the example in this paper. One can also envision an implementation with multiple secondary transformer windings, separate rectifiers and separate outputs, which benefits the distribution of power processing at the expense of higher component count.

## IV. COMPARATIVE ANALYSIS

The boost-type two-stage (BTS) power conversion architecture as shown Fig. 7 is widely used in wide input voltage range applications, e.g. grid-interface power factor correction (PFC) circuits [35]–[38]. In the BTS architecture, the input voltage is at first boosted to an relatively fixed intermediate bus voltage that is equal to or higher than the maximum input voltage. This voltage is then converted into the desired output



Fig. 7. Schematic of a conventional boost-type two-stage (BTS) converter having a boost converter as the regulation stage, and a series-resonant converter as the isolation stage.

voltage by an isolation stage with a fixed voltage conversion ratio.<sup>1</sup> Interestingly, the BTS converter could be thought of as a 1-Track embodiment of the MultiTrack architecture: there is only one power track and one intermediate voltage level. Alternatively, the *n*-Track circuit could be thought of as related to a "distributed" embodiment of a BTS circuit, with *n* equal-voltage levels stacked on top of each other. Each domain has  $\frac{1}{n}$  of the rated input voltage, and processes  $\frac{1}{n}$  of the full rated power. The capacitive energy transferring mechanism ensures the power balancing of all distributed voltage domains.

To quantify the advantage of the MultiTrack architecture, we compare the 2-Track converter to a BTS converter for an input voltage range of  $[V_{\min}, V_{\max}]$ . The intermediate bus voltage of the conventional BTS converter is assumed to be  $V_{\max}$ . The two intermediate bus voltages of the 2-Track converter are  $\frac{1}{2}V_{\max}$  and  $V_{\max}$ . A generalized comparative analysis considering *n*-Track converters is provided in Appendix I to investigate how the advantage scales as the number of tracks increase.

### A. Reduced Regulation Inductor Size.

Both the BTS converter and the 2-Track converter have a voltage regulation inductor (L<sub>R</sub>) in the regulation stage. The size of L<sub>R</sub> is related to the maximum amount of energy that it needs to buffer in each switching cycle, which is related to the voltage conversion ratio of the regulation stage [39]. We define  $\Gamma_E$  as the ratio between the energy buffered in the inductor in each switching cycle, and the total energy that the converter delivers in each switching cycle. For a fixed output power, a higher  $\Gamma_E$  ratio indicates a higher inductive energy buffering requirement, yielding a larger inductor size. As derived in Appendix I, the  $\Gamma_E$  of the BTS converter when  $v_{\rm in} \in [V_{\rm min}, V_{\rm max}]$  is

$$\Gamma_{\rm E,BTS}|_{v_{\rm in}\in[V_{\rm min},V_{\rm max}]} = 1 - \frac{v_{\rm in}}{V_{\rm max}}.$$
(3)

<sup>1</sup>A buck-type two-stage architecture with a buck converter as the regulation stage is also widely used, especially in telecom power converters. In a buck-type implementation, the wide input voltage range is first regulated to a voltage that is lower than or equal to the minimum input voltage. The analysis results for such a converter would be quite similar in terms of device stresses and energy storage requirements. Since the Buck converter is a topological dual of the Boost converter, many of their theoretical characteristics are similar or even identical. The MultiTrack design we have implemented is more related to the boost-type two-stage architecture because its regulation stage is more similar to a boost converter. As a result, we use the boost-type two-stage architecture as a benchmark in this paper. We note that Multi-track converters utilizing buck or buck/boost combination front-end topologies are likewise possible.



Fig. 8. Fraction of energy buffered by the regulation inductor in each switching cycle ( $\Gamma_E = E_{\rm L}/E_{\rm total}$ ).  $E_{\rm L}$  is the energy buffered by the inductor.  $E_{\rm total}$  is the total energy processed by the full system.

 $\Gamma_{\rm E}$  increases monotonically as the input voltage reduces. This is because the boost converter in the BTS architecture has a higher voltage conversion ratio if the input voltage is lower. The inductor needs to be sized for the worst case - when the input voltage equals to  $V_{\rm min}$ . The  $\Gamma_E$  of a 2-Track converter is a piecewise function of  $v_{\rm in}$ . As derived in Appendix I, the  $\Gamma_E$  when  $v_{\rm in} \in [0, \frac{1}{2}V_{\rm max}]$  is

$$\Gamma_{\rm E,2-Track}|_{v_{\rm in}\in[0,\frac{1}{2}V_{\rm max}]} = 1 - \frac{v_{\rm in}}{\frac{1}{2}V_{\rm max}}.$$
 (4)

The  $\Gamma_{\rm E}$  when  $v_{\rm in} \in \left[\frac{1}{2}V_{\rm max}, V_{\rm max}\right]$  is

$$\Gamma_{\rm E,2-Track}|_{v_{\rm in}\in[\frac{1}{2}V_{\rm max},V_{\rm max}]} = \frac{\left(V_{\rm max} - v_{\rm in}\right)\left(v_{\rm in} - \frac{1}{2}V_{\rm max}\right)}{\frac{1}{2}V_{\rm max}v_{\rm in}}.$$
(5)

(3)–(5) are plotted and compared in Fig. 8. The  $\Gamma_{\rm E}$  of the 2-Track converter is lower than that of the BTS converter across the full input voltage range. As labeled in Fig. 8, if the input voltage range is  $[0.4V_{\rm max}, V_{\rm max}]$ , the peak maximum  $\Gamma_E$  of the 2-Track converter is one third lower than that of the BTS converter, indicating significant (approximately 3x) reduction in inductor size. This advantage is similar to the reduced inductor size in three-level or multi-level boost [36] or buck [40] converters.

# B. Reduced Switch Conduction Loss and Switch Stress.

The switches in the regulation stage of the BTS converter  $(S_1 \text{ and } S_2)$  have to block the peak input voltage  $(V_{max})$ . In the 2-Track converter shown in Fig. 3,  $S_1$ ,  $S_2$  and  $S_3$  only need to block  $\frac{1}{2}V_{max}$ .  $S_4$  still needs to block  $V_{max}$ , but it only conducts for a portion of the input voltage range. This mechanism reduces the conduction loss of the switches. Consider a simple model that gives an approximate estimate of the loss reductions that are ideally available, it is derived in [41] that for an ideal Schottky junction device, the on-resistance (per die area) of the drift region is a quadratic function of its rated voltage  $V_B$ ,

$$R_{\rm dson-1} = \frac{4V_B^2}{\epsilon_S \mu_n E_C^3},\tag{6}$$



Fig. 9. Normalized switch conduction loss as a function of the normalized input voltage range. The 2-Track converter has a lower conduction loss than the Boost converter (1-Track) converter across the full input voltage range.

where  $\epsilon_S \mu_n E_C^3$  is a constant that is related to the material characteristics ("Baliga Figure-of-Merit").

In a BTS converter,  $S_A$  and  $S_B$  must each blocks  $V_{max}$ . Assuming that both of them have the same drain-to-source resistance  $R_{V_{max}}$ , and the regulation inductor has small current ripple, the total conduction loss in the two switches can be calculated as a function of the input voltage  $(v_{in})$  and input power  $(P_{in})$ :

$$Loss_{\rm BTS} = \left(\frac{P_{\rm in}}{v_{\rm in}}\right)^2 R_{V_{\rm max}}.$$
(7)

In a 2-Track converter,  $S_1$ ,  $S_2$  and  $S_3$  need to block  $\frac{V_{\text{max}}}{2}$ . According to (B-1), with the device resistance is a quadratic function of the rated voltage, their resistance can be approximated as  $\frac{R_{V_{\text{max}}}}{4}$ .  $S_4$  needs to block  $V_{\text{max}}$ , and its resistance is  $R_{V_{\text{max}}}$ . As derived in Appendix I, when  $v_{\text{in}} \in [0, \frac{1}{2}V_{\text{max}}]$ , the total conduction loss in the devices of the switched-inductor circuit can be estimated as

$$Loss_{2-\text{Track}} = \frac{P_{\text{in}}^2}{2v_{\text{in}}^2} R_{V_{\text{max}}}.$$
(8)

When  $v_{\text{in}} \in [\frac{1}{2}V_{\text{max}}, V_{\text{max}}]$ ,

$$Loss_{2-\text{Track}} = \frac{P_{\text{in}}^{2}}{v_{\text{in}}^{2}} R_{V_{\text{max}}} (1 - \frac{v_{\text{in}}}{V_{\text{max}}}).$$
 (9)

(7)-(9) are plotted and compared in Fig. 9. As labeled in Fig. 9, if  $v_{in} \in [0.4V_{max}, V_{max}]$ , the estimated conduction loss of the 2-Track converter is ideally approximately half of the BTS converter.

In this idealized estimation, the difference between the diearea of the Boost/Buck converter and the die area of the *n*track converter is not rigorously controlled. The MultiTrack architecture reduces the voltage and current ratings of its devices by having higher component counts (with divided voltage/current ratings). A precise theoretical comparison considering these effects is beyond the scope of this paper. For a specific die area and a specific *n*-track converter, the optimal die-area allocation on each device also depends on the input voltage range and the rms current carried by each devices in the worst condition. All these factors may impact the tradeoff analysis in a specific design.

## C. Soft-Switching and Reduced Switching Loss

In the regulation stage, conventionally, the high-side switch of a boost converter ( $S_1$  in Fig. 7) can operate as a diode, with zero-voltage turn on. Under PWM operation with small inductor current ripple (continous conduction mode, CCM), the low side switch  $(S_2)$  is usually hard-switched at both turn on and turn off. The rated voltage of  $S_2$  is  $V_{max}$ . And S<sub>2</sub> always switched with its drain-to-source voltage equals  $V_{\rm max}$  regardless of  $v_{\rm in}$ . In an 2-Track converter, the lowside switches (S2 and S4) may also be hard-switched with CCM operation. The voltage ratings of these switches are  $\frac{1}{2}V_{\rm max}$  and  $V_{\rm max}$ , respectively. Although their voltage ratings are different, when they are switching, their off-state drainto-source voltages are always  $\frac{1}{2}V_{\text{max}}$ , which is half of the switching voltage of the devices in the BTS converter  $(V_{\text{max}})$ , yielding reduced total switching loss. Moreover, given the reduced ranges over which an individual switch set must be operated, it can be easier to realize soft-switching of the boost stage, with consequent performance or size benefits.

In the merged isolation stage, the combination of the switched capacitor circuits and the MISO transformer (the *hybrid switched-capacitor/magnetics* circuit structure) creates both soft-switching and soft-charging opportunities for the switched-capacitor switches [13], [18], [24]–[26]. In the 2-track converter shown in Fig. 3, the operation of  $S_A-S_D$  can be interpreted as the superposition of a switched-capacitor circuit and two series-resonant circuits. As shown in Fig. 4, the switched-capacitor circuit consists  $S_A-S_D$ ,  $C_1$ ,  $C_2$ , and  $C_3$ . Here  $S_A$  and  $S_B$  are one pair of half bridge switches.  $S_A$  and  $S_D$  are another pair of half bridge switches.  $S_A$  and  $S_D$  are synchronously switched as the other phase. Energy is transferred by  $C_3$  across the two voltage domains.

At the same time,  $S_A$ ,  $S_B$ ,  $C_{res1}$ , and  $L_{res1}$  formulate one series-resonant circuit, and  $S_C$ ,  $S_D$ ,  $C_{res2}$ , and  $L_{res2}$  formulate another series-resonant circuit. The two series-resonant circuit are coupled by the transformer, adding one additional path for energy transfer that can operate together with the switched capacitor energy transfer. When the input voltage is low, significant power is processed by the switched-capacitor mechanism – the switches consequently see a net capacitive load and are hard-switched; when the input voltage is high, the power is processed by the series-resonant mechanism (and delivered to the output) is sufficient for switches to have a net inductive load, enabling zero-voltage-switching (ZVS) of the switches, which is beneficial for high frequency designs.

# V. PROTOTYPE DESIGN

To demonstrate the advantages of the MultiTrack power conversion architecture, an 18 V–80 V input, 5 V output, 15 A output, 75 W, 800 kHz, 2-Track converter has been built and tested. The prototype is designed based on the schematic shown in Fig. 3. The two intermediate voltage levels are



Fig. 10. The *hybrid switched-capacitor/magnetics* circuit structure can be approximated as the superposition of a hard-switched hard-charged ladder switched capacitor circuit, and multiple stacked ZVS resonant circuits.

 TABLE I

 Bill of Materials (BOM) of the Prototype Converter

| Device Symbol         | Component Description                    |
|-----------------------|------------------------------------------|
| $S_1-S_4$ , $S_A-S_D$ | EPC2016c                                 |
| $L_R$                 | Coilcraft EPL6024-522ME: 5.2 μH, 44      |
|                       | mohm, height (measured): 2 mm            |
| $C_{in}$              | X5R Ceramic, 100 V, 2 µF, 1206           |
| $C_1, C_2$            | X7R Ceramic, 50 V, 10 µF, 1206           |
| $C_3$                 | X7R Ceramic, 50 V, 15 µF, 1206           |
| $C_{out}$             | X5R Ceramic, 10 V, 188 µF, 0805          |
| $C_{res1}, C_{res2}$  | Each consists two paralleled capacitors: |
|                       | One C0G ceramic, 50 V, 0.1 µF, 1206;     |
|                       | One X7R ceramic, 50 V, 0.2 µF, 1206;     |
| MISO Transformer      | Ferroxcube EQ13, Core material 3F45,     |
|                       | turns ratio 4:4:1, 8-layer PCB layers    |
|                       | and 2 external 2 oz foil layers.         |
| $Q_1 - Q_4$           | EPC2023c                                 |

regulated at 40 V and 80 V, respectively. A simplified billof-materials (BOM) of the prototype is listed in Table I.

Fig. 11 shows the gate drive implementation of the eight primary-side switches  $(S_1-S_4 \text{ and } S_A-S_D)$ . Two identical gate drive modules are utilized. S1, S2, SA and SB are driven by one gate drive module referred to the  $\frac{1}{2}V_{\text{max}}$  node. S<sub>3</sub>, S<sub>4</sub>,  $S_C$  and  $S_D$  are driven by another gate drive module referred to the ground. Each gate drive module contains one linear regulator, four level-shifters and two half-bridge gate drivers (TI LM5113). The ground referenced gate drive module can be powered by  $V_{\rm X}$  or by  $V_{\rm in}$ . The  $\frac{1}{2}V_{\rm max}$  referenced gate drive module is powered by  $C_1$ . This gate drive configuration is well suited to the MultiTrack architecture - the additional cost of driving switches in the floating voltage domains is minimized. It can be easily integrated and extended to drive the switches in an *n*-track implementation. An auxiliary power source comprising an additional transformer winding (4-turns) with full-bridge diode arrays and linear regulators is utilized to power the two secondary-side half-bridge gate drivers.

A Texas Instruments TMS320F28069 micro-controller with 4 PWM channels is utilized to control the prototype. As explained in Fig. 4, there are two operating modes for the regulation switches  $(S_1-S_4)$ : (1) when the input voltage is between 18 V and 40 V,  $S_2$  is kept on,  $S_1$  is kept off, and



Fig. 11. The gate drive implementation of the primary side switches. Two identical gate drive module are stacked in two voltage domains. This gate drive implementation can be easily extended and utilized in an *n*-track implementation. Note the level-shifters for the ground-referenced switches  $(S_3, S_4, S_C, and S_D)$  are not necessary, and are not implemented in the prototype.



Fig. 12. Secondary side gate drive circuitry consisting of two auxiliary turns on the transformer (generating +/-10V), one full bridge rectifier (BAT54XY), one LDO (TAR5SB50), one digital isolator (SI8420), and two half-bridge gate drivers (LM5113). This gate drive implementation can be modularized and utilized in designs with multiple output ports.

 $S_3$  and  $S_4$  switch; (2) when the input voltage is between 40 V and 80 V,  $S_3$  is kept on,  $S_4$  is kept off, and  $S_1$  and  $S_2$  switch. In actual operation, neither of  $S_2$  and  $S_3$  can be kept on continuously - an interval is needed to enable the boot-strap and level shifter capacitors to be refilled periodically. Also, when the input voltage is very close to 40 V, it is a challenge to modulate the duty ratio of  $S_2$  and  $S_3$  because their duty ratios are either very close to unity or zero. To address these practical issues, we implemented a "Dual Modulation Mode" operation in the experimental setup, in which both the two half-bridge pairs are modulated:

- Low Input Voltage Mode: when the input voltage is below 40 V, S<sub>1</sub> is mostly kept off, and S<sub>2</sub> is mostly kept on. S<sub>2</sub> may be switched off for a short period of time (minimum transistor on-time) every few switching cycles (10–20 cycles) to reset the level-shifter capacitor of S<sub>2</sub>. S<sub>3</sub> and S<sub>4</sub> are switched at the PWM frequency.
- 2) Dual Modulation Mode: when the input voltage is close



Fig. 14. Experimentally extracted cantilever model of the prototype MISO transformer.

to 40 V,  $S_1$  and  $S_4$  are kept off, and  $S_2$  and  $S_3$  are kept on.  $S_2$  and  $S_3$  may be switched off for a short time every long period to reset their level-shifting capacitors. Modulating the difference between the on-time of  $S_2$  and  $S_3$  would provides the desired voltage regulation capability when the input voltage fluctuates around 40 V.

3) High Input Voltage Mode: when the input voltage is above 40 V, S<sub>3</sub> is mostly kept on, and S<sub>4</sub> is mostly kept off. S<sub>4</sub> may be switched on for a short period of time every few switching cycles to reset the boost-strap capacitor of S<sub>3</sub>. And S<sub>1</sub> and S<sub>2</sub> are switched at the PWM frequency.

Measured waveforms illustrating these three operating modes are shown in Fig. 13.

The regulation inductor should be designed such that it can work efficiently across the wide input voltage range and power range. Low profile is also a critical requirement in this prototype as the inductor tends to be the tallest component on the board. We choose to size the inductor such that it has 50% current ripple when the input voltage is at 30 V, the output power is 75 W, with 800 kHz switching frequency. The average inductor current is 2.5 A, and the calculated inductance value is 3.75  $\mu$ H. A low profile Coilcraft inductor (EPL6024-522) with 2 mm measured thickness is utilized to implement this inductor. Its loss across the overall input voltage range is within the loss budget. It is the tallest component on the board. It also becomes a major loss component when the input voltage is close to the minimum of the full voltage range (e.g. 18 V<  $v_{\rm in}$  <25 V). A custom designed inductor with larger area and lower thickness could further improve the power density and efficiency of the prototype (for example, reducing the inductor height from 2 mm to 1.5 mm could raise the overall converter box power density from 453.7 W/in<sup>3</sup> to higher than 500 W/in<sup>3</sup>.).

The multiple ac-tracks in the isolation stage are implemented as low Q series resonant converters. The resonant inductance of each low Q tank is created using the leakage inductance of the transformer, together with the PCB trace inductances. Since the resonant tank has low Q (when loaded with the equivalent rectifier resistance of 0.33 ohm at full power), close matching between the two primary windings is not necessary. The ac resistance of the secondary winding of the MISO transformer needs to be minimized because it has to carry the full output current (up to 15 A).

A Ferroxcube EQ13 core with 3F45 material was selected based on core loss and winding loss analysis for the isola-



Fig. 13. Example operation waveforms of the prototype converter working in three different operation modes.  $V_{sw}$  is the voltage of the switch node between  $S_3$  and  $S_4$ .  $V_2$  is the voltage of the switch node between  $S_1$  and  $S_2$ .  $I_R$  is the current of the regulation inductor. (a) Low Input Voltage Mode:  $v_{in}=20$  V,  $I_{out}=7$  A, with  $S_1$  and  $S_2$  switched at 80 kHz, and  $S_3$  and  $S_4$  switched at 800 kHz; (b) Dual Modulation Mode:  $v_{in}=40$  V,  $I_{out}=9.5$  A, with two half-bridges both switched at 80 kHz; (c) High Input Voltage Mode:  $v_{in}=60$  V,  $I_{out}=10$  A, with  $S_1$  and  $S_2$  switched at 800 kHz, and  $S_3$  and  $S_4$  switched at 80 kHz. The dual-modulation frequency was selected as 80 kHz in this demonstration. This low frequency fluctuation only exist in the inductor current, and has negligible impact on the system efficiency.

tion transformer. It was selected also because it has suitable window-area/core-area/height combinations. The printed circuit board (PCB) winding was designed based on the planar magnetics modeling approach presented in [33]. The windings were fabricated on a 8-layer PCB with 2 oz copper on each layer. The finished pcb board thickness is 52 mil (1.32 mm). Layers 1, 2, 7, 8 each have two series-connected turns. Layers 1-2 are connected in series through blind vias to implement a 4-turn primary winding. Layers 7-8 are also connected in series through blind vias to implement another 4-turn primary winding. Layers 3-6 are utilized to implement the singleturn secondary winding with the four layers connected in parallel. Two additional 2 oz foil layers were attached on top and bottom of the PCB board. They are connected as added parallel secondary windings to enable a "symmetricinterleaving" configuration [33] to reduce the ac resistance and provide the design flexibility.

The loop inductance between the two legs of the secondary winding also contributes to the series-resonant tank. Utilizing the method provided in [42], the loop inductance is estimated to be about 3 nH. The trace inductances added by the switches are estimated to be about 0.5 nH. Fig. 14 shows the cantilever circuit model of the transformer extracted by doing open- and short-circuit measurements.

We seek to simplify the cantilever model to facilitate convenient design of the series-resonant tank of the Multi-Track converter. Figure 15 illustrates a suggested four-step approach. This approach is generally applicable to multiwinding transformers whose windings are driven by multiple identical voltage sources (e.g. by a switched-capacitor circuit):

- Step 1: the mutual inductance between the two primary windings (the 106 nH inductance in Fig. 14) can be neglected because the two primary windings are driven by two identical voltage sources.
- Step 2: the two 4-turn primary windings can be connected in series to formulate a single primary winding having 8 turns (assuming good current sharing between the two primary windings).



Fig. 15. Simplification of the the cantilever model for the transformer to facilitate the resonant tank design.

- Step 3: the secondary side leakage inductance is reflected to the primary side and combined with the primary side leakage inductances.
- Step 4: the 8-turn primary winding is split into two 4-turn primary windings. Each winding has a half of the total primary side leakage inductance.

Based on the estimated primary-side-lumped leakage inductance, the resonant capacitance is tuned to be 300 nF to set the L-C resonant frequency to be around 700 kHz–750 kHz.

Fig. 16 shows a picture of the prototype 18 V–80 V input, 5 V output, 75 W isolated dc-dc converter and a US quarter.

Figure 17 shows component placement on the top and bottom sides of the PCB board. There are four modular switch and gate drive circuits on the primary side. Each modular switch and gate drive circuits consists of two switches (EPC2016c) formulating a half-bridge, one LM5113 half-bridge gate drive, and the corresponding signal paths. They are placed on the top side of the PCB board. The full bridge rectifier consists four switches: two of them are on the top side of the board, two of them are on the bottom side of the board. The optocoupler, linear regulator, capacitors and other auxiliary circuits and chips are placed on the bottom side of the board. The regulation inductor (L<sub>R</sub>) is placed on the left-bottom corner of the PCB board. The microcontroller, Texas Instruments TMS320F28069, interfaces with the prototype through a 10pin interface. If a custom control IC was implemented, the 10-pin interface, and many discrete logic components could be removed to further reduce the board area. An example MultiTrack IC controller implementation would include a controller for voltage regulation (e.g., a PI controller which observes the output voltage and adjusts the duty ratio), a mode selection circuit which determines the operation mode based on the input voltage, associated drivers and miscellaneous logics, and monitoring circuits.

# VI. EXPERIMENTAL RESULTS

A state-of-the-art commercial 1/16 brick 18 V–75 V input, 5 V output, 75 W isolated dc-dc converter (PowerOne UIS48T14050 [43]) was utilized to benchmark this MultiTrack prototype. This converter has the highest power density among commercial converters with similar input voltage range and the same output voltage that the authors were able to find. It is speculated to be a forward converter and has two major magnetic components with similar size - one inductor and one transformer. The PCB board is relatively thick, suggesting high current and heat transfer capability.

Fig. 18 compares the form factors of the two converters. Both converters have two magnetic devices - one transformer and one inductor. Benefiting from the MultiTrack architecture and the higher switching frequency, the inductor of the MultiTrack converter is about six times smaller than the inductor utilized in the commercial converter (80 mm<sup>3</sup> v.s. 480 mm<sup>3</sup>) and is much thinner. The distributed power devices in the MultiTrack architecture also facilitate use of a much thinner PCB board, because heat generation is naturally distributed across the board. The box power density of the MultiTrack prototype is 457.3 W/inch<sup>3</sup>, which is 3.2 times higher than the 143.5 W/inch<sup>3</sup> of the commercial product (the rated power is defined under 200 LFM 25 °C air flow and 125 °C peak device temperature). The prototype weights 6.53 g, which is 42.7% of the 15.3 g of the commercial product, and has a somewhat smaller overall surface area. As will be shown, the MultiTrack prototype has lower maximum-board-temperature, even though it dissipates a similar amount of heat, and has higher power density.

Fig. 19 shows the measured efficiency of the MultiTrack prototype with an ambient temperature of  $25 \,^{\circ}C$  at 200 LFM air flow (measured using a Pyle PMA90 digital anemometer



Fig. 16. The MultiTrack 18 V–80 V input, 5 V output, 75 W, isolated dc-dc converter, and a US quarter.



Fig. 17. Component placement on the top and bottom side of the PCB board. The four modular half-bridge cells contain level shifters, LDOs, gate drivers and switches.



Fig. 18. Form factors of the prototype MultiTrack converter (left) and a comparable commercial converter (PowerOne UIS48T14050, right). The MultiTrack prototype has similar area but is three times thinner with much smaller inductor. Note that the (oversized) micro-controller (TMS320F28069) of the MultiTrack converter is off-board in the experimental prototype.

with a 2.4 W fan providing the air flow). The prototype converter achieves a peak efficiency of 91.3% when the input voltage is 58 V and when the output current is 8 A.



Fig. 19. Measured Efficiency of the MultiTrack converter over the 18 V-80 V input, 0 A-15 A output range (200 LFM,  $25^{\circ}$ C air flow).



Fig. 20. Measured Efficiency of the PowerOne converter over the 18 V–80 V input, 0 A–15 A output range (200 LFM,  $25^{\circ}C$  air flow).



(a) Experimental Setup

(b) Thermal Image

Fig. 21. Thermal image of the MultiTrack converter and the comparable commercial converter when they are working with 42 V input voltage and 7 A output current (0 LFM,  $25^{\circ}$ C air flow).

Its efficiency is comparable to the commercial product but shows a beneficial profile: when the input voltage is high, the MultiTrack converter is more efficient; when the input voltage is low, the commercial converter is more efficient. The efficiency of the MultiTrack prototype is relatively fixed across the 18 V–80 V input voltage range because operation across wide input voltage range is split into multiple voltage domains. The converter operates similarly in each voltage domain, although the input voltage is different. In contrast, the efficiency of the PowerOne UIS48T14050 spans across a wide range (as shown in Fig. 20). Its efficiency when  $v_{in} = 18$ V is about 5% higher than its efficiency when  $v_{in} = 75$  V).

With similar efficiency performance, the MultiTrack prototype dissipates a similar amount of total heat power through a roughly similar surface area (but with a thinner circuit board), while the overall temperature rise is lower. In the MultiTrack converter, heat is generated by multiple distributed devices, across a thinner printed circuit board, providing a more uniform thermal distribution. Figure 21 shows the ther-



Fig. 22. Measured (a) average board temperature and (b) peak board temperature of the MultiTrack converter and the commercial converter. Both converters are delivering 7 A with 42 V input voltage.

mal images of the MultiTrack converter and the commercial converter when they are operating in the same steady-state condition (41 V input, 5 V output, 7 A output, 0 LFM 25°C air flow, measured using a FLIR SC300 thermal camera). Figure 22 shows the recorded peak and average temperature curves of the two converters working under this condition, with and without the 300 LFM air flow. As a result of the thinner board and the reduced weight, the temperature of the MultiTrack prototype rises and falls faster than the commercial product, but its peak temperature was actually lower than that of the commercial product. Applying 300 LFM 25°C air flow significantly reduces the temperature of both converters. It can be concluded that either with or without air flow, the MultiTrack converter enjoys a better thermal profile than the commercial converter, benefiting from the distributed power processing concept.

In this prototype design, a simple feed-forward control based on a look-up table was implemented in the microcontroller. The duty ratio of the regulation stage is predetermined based on the desired input voltage and output power. Fig. 23a shows the startup transient waveforms of the converter when the input voltage ramps up from 0 V to 30 V. The voltages of the switched capacitors and the output voltage follow closely with the startup input voltage. Figure 23b shows the input transient waveforms of the converter when the input voltage steps from 35 V to 55 V (across the operation boundary). Since the operation of the regulation stage jumps directly from one state to another, a transient spike of 200 mV was observed in  $V_{out}$ . Closed-loop control and external filters can be utilized to improve the transients.

Figure 24 shows the transient waveforms of the converter when the load current steps between 4 A and 12 A. Figure 25 shows the transient waveforms of the voltages of the node  $V_X$  and  $2V_X$  in both ac coupling and dc coupling when the load steps from 4 A to 12 A. Due to the increased voltage



Fig. 23. (a) Input voltage startup transient waveforms when the input voltage ramps up from 0 V to 30 V with 3.6 A load; (b) Input voltage step up transient waveforms when the input voltage ramps up from 35 V to 55 V with 3.6 A load. Probe bandwidth: 250 MHz;  $I_{out}$ : output current;  $V_{out}$ : output voltage;  $V_{sw}$ : voltage of the switch node between  $S_A$  and  $S_B$ ;  $V_1$ : voltage of the switch node between  $S_3$  and  $S_4$ .



Fig. 24. Transient waveforms when the load current steps between 4 A to 12 A and the input voltage is 60 V: (a) step up; (b) step down. Feed-forward control; Probe bandwidth: 250 MHz;  $I_{out}$ : output current;  $V_{out}$ : output voltage;  $V_{sw}$ : voltage at the switch node between  $S_A$  and  $S_B$ ;  $V_1$ : voltage at the switch node between  $S_A$  and  $S_B$ ;  $V_1$ : voltage at the switch node between  $S_A$  and  $S_B$ ;  $V_1$ : voltage at the switch node between  $S_A$  and  $S_B$ ;  $V_1$ : voltage at the switch node between  $S_A$  and  $S_B$ ;  $V_1$ : voltage at the switch node between  $S_3$  and  $S_4$ .

drop in the isolation stage as a result of the higher load, the duty ratio of  $S_1$  needs to be slightly increased to maintain the output voltage, yielding step-up transients in  $V_X$  and  $2V_X$ . In this experimental setup,  $V_X$  steps from 40 V to 42.5 V, and  $2V_X$  steps from 80 V to 85 V. In both ac and dc coupling measurements, the voltage of the  $V_X$  node follows closely in half with the voltage of the  $2V_X$  node, indicating rapid and smooth voltage balancing of the switched capacitor circuit. Figure 26 shows the output voltage ripple when the converter delivers 5 A, 10 A, and 15 A, respectively. The peak-to-peak output voltage ripple is maintained within 300 mV. A low frequency ripple (about 80 kHz) with a period of ten switching cycles is observed, due to the low frequency operation of the switched-inductor circuit described in Fig. 13.

Fig. 27 plots the efficiency and power density of the MultiTrack prototype and many state-of-the-art commercial products (with the power density defined under 200 LFM 25 °C air flow with 125 °C allowable device temperature). All of these commercial products have 18 V–75 V input ranges and 5 V output. They utilizes Silicon devices and switch at frequencies in the range of 200 kHz–300 kHz. By employing the proposed MultiTrack power conversion architecture with reduced inductor size and PCB thickness, switching at higher frequency, and taking advantage of miniaturized GaN switches, the MultiTrack converter achieves 3x higher power density while maintaining comparable efficiency.



Fig. 25. Measured  $V_X$  transient waveforms when the load steps from 4 A to 12 A and the input voltage is 60 V: (a) dc coupling; (b) ac coupling. In both ac and dc, the voltage of the  $V_X$  node follows closely in half with the voltage of the  $2V_X$  node, indicating rapid and smooth switched-capacitor voltage balancing.



Fig. 26. Steady state output voltage ripple when the output current is 5 A, 10 A, and 15 A, respectively (bandwidth: 20 MHz, input voltage 60 V). A low frequency ripple (80 kHz) is observed due to the operation mechanism introduced in Fig. 13.



Fig. 27. Comparison of MultiTrack converter with many state-of-art commercial products. The MultiTrack converter achieves 3x higher power density while maintaining comparable efficiency performance. Note that the prototype MultiTrack converter does not include the micro controller on board, though area is provided for a 10-pin connector to the micro controller (and is included in the density calculation).

## VII. CONCLUSIONS

A MultiTrack power conversion architecture that is suitable for designing isolated dc-dc converters with wide input voltage range is presented in this paper. This power conversion architecture represents a new way of combining switchedcapacitor circuits and magnetics. It leverages the complementary strengths of switched-inductor, switched-capacitor, and magnetic isolation circuits, and gains mutual benefits from the way they are merged together. As demonstrated in the prototype, by processing power in multiple voltage domains and current channels, multiple advantages can be achieved with the MultiTrack architecture to miniaturize wide-inputvoltage-range isolated dc-dc converters.

#### ACKNOWLEDGEMENTS

The authors would like to thank Texas Instruments and the MIT Center for Integrated Circuits and Systems (CICS) for supporting this work.

## APPENDIX I: EXTENDED TOPOLOGY ANALYSIS

In this appendix, we investigate how the advantages of the MultiTrack architecture scale with the number of tracks increases.

## A. Generalized Inductor Energy Storage Analysis

In the MultiTrack architecture, the full input voltage range is split by the *n* intermediate bus voltages ( $V_{\rm Xk} = \frac{k}{n}V_{\rm max}$ , k=1,...,n) into *n* voltage domains. The inductor energy buffering ratio  $\Gamma_E$  is a piecewise function of the input voltage  $v_{\rm in}$ . When  $v_{\rm in}$  is located in the *k*-th voltage sub-section  $(\frac{k-1}{n}V_{\rm max} < v_{\rm in} < \frac{k}{n}V_{\rm max})$ , the regulation circuit can be modeled as a direct converter having  $v_{\rm in}$  as the input voltage level, and  $\frac{k-1}{n}V_{\rm max}$  and  $\frac{k}{n}V_{\rm max}$  as the two output voltage levels, as illustrated in Fig. 28a. Figure 28b shows the inductor current  $i_{\rm R}$  assuming the converter works in critical continuousconduction-mode (CCM). In critical CCM mode, the inductor is fully charged and discharged, yield the highest inductor utilization ratio. The average current of  $i_{\rm R}$  is  $I_{\rm avg}$ , and the peak current of  $i_{\rm R}$  is  $I_{\rm pk} = 2I_{\rm avg}$ . The switching period is  $T_{\rm sw}$ . The total energy that is processed by this circuit in each switching cycle is

$$E_{total} = v_{\rm in} \times I_{\rm avg} \times T_{\rm sw} = \frac{1}{2} V_{\rm in} I_{\rm pk} T_{\rm sw}.$$
 (A-1)

The inductance value that allows critical CCM operation is

$$L_{\rm R} = \frac{(V_{\rm X} - v_{\rm in})d_{\rm X}T_{\rm sw}}{I_{\rm pk}} = \frac{(V_{\rm X} - v_{\rm in})(v_{\rm in} - V_{\rm Y})T_{\rm sw}}{I_{\rm pk}(V_{\rm X} - V_{\rm Y})}.$$
(A-2)

The peak energy that is buffered in the inductor  $L_{\rm R}$  is

$$E_{L_{\rm R}} = \frac{1}{2} L_{\rm R} I_{\rm pk}^2 = \frac{1}{2} \frac{(V_{\rm X} - v_{\rm in})(v_{\rm in} - V_{\rm Y}) T_{\rm sw} I_{\rm pk}}{(V_{\rm X} - V_{\rm Y})}.$$
 (A-3)

The percentage of energy that is buffered in the inductor when  $v_{in}$  belongs to  $\frac{k-1}{n}V_{max}\leftrightarrow \frac{k}{n}V_{max}$  region,  $\Gamma_E$ , is



Fig. 28. The regulation circuit can be treated as a direct converter having  $V_{\rm in}$ ,  $V_{\rm X}$  and  $V_{\rm Y}$  as the three node voltages.



Fig. 29. Fraction of energy buffered by the regulation inductor in each switching cycle ( $\Gamma_E = E_{\rm L}/E_{\rm total}$ ).  $E_{\rm L}$  is the energy buffered by the inductor.  $E_{\rm total}$  is the energy processed by the full system.

$$\begin{split} \Gamma_{\mathrm{E,n-track}} &|_{\frac{k-1}{n}V_{\mathrm{max}} < v_{\mathrm{in}} < \frac{k}{n}V_{\mathrm{max}}}] = \frac{E_{L_{\mathrm{R}}}}{E_{total}} \\ &= \frac{(V_{\mathrm{X}} - v_{\mathrm{in}})(v_{\mathrm{in}} - V_{\mathrm{Y}})}{(V_{\mathrm{X}} - V_{\mathrm{Y}})} \\ &= \frac{\left(\frac{k}{n}V_{\mathrm{max}} - v_{\mathrm{in}}\right)\left(v_{\mathrm{in}} - \frac{k-1}{n}V_{\mathrm{max}}\right)}{\frac{1}{n}V_{\mathrm{max}}v_{\mathrm{in}}}, \end{split}$$
(A-4)

 $\Gamma_E$  is plotted in Fig. 29 as a function of the normalized input voltage  $(\frac{v_{in}}{V_{max}})$ . The  $\Gamma_E$  of an 1-Track converter is identical to the  $\Gamma_E$  of a boost converter, while the  $\Gamma_E$  gradually reduces as the number of tracks increases. Figure 30 compares the maximum  $\Gamma_E$  of multiple *n*-track converters as a function of the input voltage range  $(V_{max}/V_{min}$  ratio). For a specified input voltage range  $(V_{max}/V_{min}$  ratio), increasing the number of tracks can reduce the maximum  $\Gamma_E$ , yield smaller regulation inductor size. As the number of tracks increases, the marginal advantage of adding more tracks gradually saturates. By taking the derivative of  $\Gamma_E$  relative to  $v_{in}$ , it can be calculated that in each voltage sub-section,  $\Gamma_E$  reaches the local maximum when  $v_{in}$  equals the geometrical mean of the two adjacent intermediate voltages

$$v_{\rm in} = \sqrt{V_{\rm X} V_{\rm Y}} = \sqrt{k(k-1)} \frac{V_{\rm max}}{n}.$$
 (A-5)



Fig. 30. Maximum fraction of energy buffered by the regulation inductor in each switching cycle ( $\Gamma_E = E_L/E_{total}$ ). For a fixed overall power,  $\Gamma_E$  is proportional to the inductor size.

When k > 1, the maximum  $\Gamma_E$  when  $v_{in}$  is located in the k-th voltage domain is

$$\max\left(\Gamma_{\mathrm{E,n-track}} \left| \frac{k-1}{n} V_{\mathrm{max}} < v_{\mathrm{in}} < \frac{k}{n} V_{\mathrm{max}} \right]\right) = \frac{\sqrt{\frac{k}{n} V_{\mathrm{max}}} - \sqrt{\frac{k-1}{n} V_{\mathrm{max}}}}{\sqrt{\frac{k}{n} V_{\mathrm{max}}} + \sqrt{\frac{k-1}{n} V_{\mathrm{max}}}} = \frac{\sqrt{k} - \sqrt{k-1}}{\sqrt{k} + \sqrt{k-1}}.$$
 (A-6)

For a 1-Track converter, the  $\Gamma_E$  as a function of the normalized input voltage  $\frac{v_{\rm in}}{V_{\rm max}}$  is

$$\Gamma_{\rm E,BTS}|_{v_{\rm in}\in[V_{\rm min},V_{\rm max}]} = 1 - \frac{v_{\rm in}}{V_{\rm max}},\tag{A-7}$$

which is equal to the  $\Gamma_E$  of a BTS converter.

#### B. Generalized Switch Conduction Loss Analysis

The conduction loss of a circuit is related to the voltage and current rating of its devices. It is derived in [41] that for an ideal Schottky junction device, the on-resistance (per die area) is a quadratic function of its rated voltage  $V_B$ ,

$$R_{\rm dson-1} = \frac{4V_B^2}{\epsilon_S \mu_n E_C^3},\tag{B-1}$$

where  $\epsilon_S \mu_n E_C^3$  is a constant that is related to the material characteristics ("Baliga Figure-of-Merit").

In an *n*-Track converter, all high-side switches in the modular half-bridge pairs (S<sub>1</sub>, S<sub>3</sub>, S<sub>5</sub>, ..., S<sub>2n-1</sub>) need to block  $\frac{V_{\text{max}}}{n}$ . According to (B-1), since the device resistance is a quadratic function of the rated voltage, their resistance per die area of a switch that need to block a voltage of  $V_{\text{max}}$ . The low side switches in the modular half-bridge pairs (S<sub>2</sub>, S<sub>4</sub>, S<sub>6</sub>, ..., S<sub>2n</sub>) need to block  $(\frac{1}{n}V_{\text{max}}, \frac{2}{n}V_{\text{max}}, \frac{3}{n}V_{\text{max}}, ..., \frac{n}{n}V_{\text{max}})$ , respectively. And their resistances would ideally scale as  $(\frac{R_{V_{\text{max}}}}{n^2}, \frac{2^2R_{V_{\text{max}}}}{n^2}, \frac{3^2R_{V_{\text{max}}}}{n^2}, ..., \frac{n^2R_{V_{\text{max}}}}{n^2})$ .



Fig. 31. Normalized total switch conduction loss as a function of the normalized input voltage  $v_{in}/V_{max}$ . The reference value  $(P_{in}/V_{max})^2 R_{V_{max}}$ is the conduction loss of a 1-Track converter when  $v_{in} = V_{max}$ .



Fig. 32. Normalized total switch conduction loss as a function of the input voltage range  $V_{\rm max}/V_{\rm min}$ . As the input voltage range spans, the total switch conduction loss increases

The total conduction loss is a piecewise function of the input voltage  $v_{in}$ . Using our idealized scaling rules, we can approximate the impact of the MultiTrack system on the device conduction loss. When  $v_{in}$  is between  $\frac{k-1}{n}V_{max}$  and  $\frac{k}{n}V_{max}$ , a total of (k-1) switches  $(S_{2n-1}, S_{2n-3}, ..., S_{2n-2k+3})$  with their resistances equal to  $\frac{R_{Vmax}}{n^2}$  are kept on and are conducting. One  $\frac{R_{Vmax}}{n^2}$  switch  $(S_{2n-2k+1})$  and one  $\frac{(n-k)^2}{n^2}R_{Vmax}$  switch  $(S_{2n-2k+1})$  and one  $\frac{(n-k+1)^2}{n^2}R_{Vmax}$  switch  $(S_{2n-2k+2})$  is conducting with a duty ratio of  $(\frac{v_{in}n}{V_{max}} - k + 1)$ ; and one  $\frac{(n-k+1)^2}{n^2}R_{Vmax}$  switch  $(S_{2n-2k+2})$  is conducting with a duty ratio of  $(k - \frac{v_{in}n}{V_{max}})$ . The input current,  $i_{in}$ , is also a function of  $v_{in}$ ,  $i_{in} = P_{in}/v_{in}$ . Assume the inductor current equals the input current and has no ripple. The total conduction loss in the devices of the switched-inductor circuit can be estimated as

$$Loss_{n-Track} = (k-1)\frac{P_{in}^{2}}{v_{in}^{2}}\frac{1}{n^{2}}R_{V_{max}} + \frac{P_{in}^{2}}{v_{in}^{2}}\left(\frac{1}{n^{2}}R_{V_{max}} + \frac{(n-k)^{2}}{n^{2}}R_{V_{max}}\right)\left(\frac{v_{in}n}{V_{max}} - k + 1\right) + \frac{P_{in}^{2}}{v_{in}^{2}}\left(\frac{(n-k+1)^{2}}{n^{2}}R_{V_{max}}\right)\left(k - \frac{v_{in}n}{V_{max}}\right)$$
(B-2)

For a 1-track (or boost) converter, k=1 and n=1, the total conduction loss is

$$Loss_{1-\text{Track}} = \left(\frac{P_{\text{in}}}{v_{\text{in}}}\right)^2 R_{V_{\text{max}}}.$$
 (B-3)

Fig. 31 plots the estimated worst-case conduction loss of a few *n*-Track converters as a function of the normalized input voltage range  $(v_{\rm in}/V_{\rm max})$ , assuming the device voltage scaling rule described previously in (B-2). Figure 32 plots the same information as a function of the input voltage range  $V_{\rm max}/V_{\rm min}$ . The conduction loss scales quadratically with the input voltage range (because the conduction loss is a quadratic function of the input current). For an *n*-Track converter, when  $1 < \frac{V_{\rm max}}{V_{\rm min}} < \frac{n}{n-1}$ , the conduction loss is linearly reduced by a factor of 1/n. For wider input voltage range, e.g. if  $\frac{V_{\rm max}}{V_{\rm min}} > \frac{n}{n-1}$ , the conduction loss gradually approach the conduction loss of the 1-Track converter.

#### REFERENCES

- J.G. Kassakian and T.M. Jahns, "Evolving and Emerging Applications of Power Electronics in Systems," *IEEE Journal of Emerging and Selected Topics in Power Electronics*, vol.1, no.2, pp.47–58, June 2013.
- [2] M. Chen, "Merged Multi-Stage Power Conversion: A Hybrid Switched-Capacitor/Magnetics Approach," Ph.D. dissertation, Elect. Eng. and Comp. Sci. Dept., Massachusetts Inst. of Technol., Cambridge, 2015.
- [3] T. A. Meynard and H. Foch, "Multi-Level Conversion: High Voltage Choppers and Voltage-Source Inverters," *Proc. of the IEEE Power Electron. Special. Conf. (PESC)*, pp. 397-403, vol. 1, 29 Jun-3 1992.
- [4] F. Hamma, T. A. Meynard, F. Tourkhani, and P. Viarouge, "Characteristics and Design of Multilevel Choppers," *Proc. of the IEEE Power Electron. Special. Conf. (PESC)*, pp.1208-1214, vol.2, 18-22 Jun 1995.
- [5] T. A. Meynard, H. Foch, P. Thomas, J. Courault, R. Jakob, and M. Nahrstaedt, "Multicell Converters: Basic Concepts and Industry Applications," *IEEE Transactions on Industrial Electronics*, vol.49, no.5, pp.955-964, Oct 2002.
- [6] J. S. Lai and F. Z. Peng, "Multilevel Converters-A New Breed of Power Converters," *IEEE Transactions on Industry Applications*, vol.32, no.3, pp.509-517, May/Jun 1996.
- [7] L. M. Tolbert, F. Z. Peng, and T.G. Habetler, "Multilevel Converters for Large Electric Drives," *IEEE Transactions on Industry Applications*, vol.35, no.1, pp.36-44, Jan/Feb 1999.
- [8] S. R. Sanders, E. Alon, H. -P. Le, M. D. Seeman, M. John and V. W. Ng, "The Road to Fully Integrated DC-DC Conversion via the Switched-Capacitor Approach," *IEEE Trans. Power Electron.*, vol.28, no.9, pp. 4146–4155, Sept. 2013.
- [9] H. Kim, H. Chen, D. Maksimovic, and R. Erickson, "Design of a High Efficiency 30 kW Boost Composite Converter," *Proc. of the IEEE Energy Conversion Congress and Exposition (ECCE)*, pp. 4243-4250, 20-24 Sept. 2015.
- [10] M. Seeman and S. Sanders, "Analysis and Optimization of Switched-Capacitor DC-DC Converters," *IEEE Transactions on Power Electronics*, vol. 23, no. 2, March 2008.
- [11] J. M. Henry and J. W. Kimball, "Practical Performance Analysis of Complex Switched-Capacitor Converters," *IEEE Transactions on Power Electronics*, vol.26, no.1, pp. 127–136, Jan. 2011.
- [12] J. Sun, M. Xu, Y. Ying and F. Lee, "High Power Density, High Efficiency System Two-Stage Power Architecture for Laptop Computers," *Proc. of the IEEE Power Electron. Special. Conf. (PESC)*, pp. 1–7, Jun. 2006.

- [13] D. M. Giuliano, M. E. D'Asaro, J. Zwart and D. J. Perreault, "Miniaturized Low-Voltage Power Converters With Fast Dynamic Response," *IEEE Journal of Emerging and Selected Topics in Power Eletron.*, vol.2, no.3, pp. 395–405, Sept. 2014.
- [14] S. M. Ahsanuzzaman, J. Blackman, T. McRae and A. Prodic, "A Low-Volume Power Management Module for Portable Applications based on a Multi-output Switched-Capacitor Circuit," *Proc. of the IEEE Applied Power Electronics Conference and Exposition (APEC)*, pp. 1473–1479, 17-21 March 2013.
- [15] C. Le, M. Kline, D. L. Gerber, S. R. Sanders and P. R. Kinget, "A Stackable Switched-Capacitor DC/DC Converter IC for LED Drivers with 90% Efficiency," *Proc. of the IEEE Custom Integrated Circuits Conference (CICC)*, pp. 1–4, Sept. 2013.
- [16] M. Kasper, D. Bortis and J. W. Kolar, "Novel High Voltage Conversion Ratio 'Rainstick' DC/DC Converters," *Proc. of the IEEE Energy Conver*sion Congress and Exposition (ECCE), pp.789–796, 15-19 Sept. 2013.
- [17] S. R. Sanders and M. Kline, "Switched-Capacitor Isolated Led Driver,", US Patent 14/293,107.
- [18] R. C. N. Pilawa-Podgurski and D. J. Perreault, "Merged Two-Stage Power Converter With Soft Charging Switched-Capacitor Stage in 180 nm CMOS," *IEEE Journal of Solid-State Circuits*, vol.47, no.7, pp. 1557– 1567, July 2012.
- [19] R. C. N. Pilawa-Podgurski, D. M. Giuliano and D. J. Perreault, "Merged Two-Stage Power Converter architecture with Soft Charging Switched-Capacitor Energy Transfer," *Proc. of the IEEE Power Electronics Specialists Conference (PESC)* pp. 4008–4015, 15-19 June 2008.
- [20] M. Araghchini, J. Chen, V. Doan-Nguyen, D. V. Harburg, D. Jin, J. Kim, M. S. Kim, S. Lim, B. Lu, D. Piedra, J. Qiu, J. Ranson, M. Sun, X. Yu, H. Yun, M. G. Allen, J. A. del Alamo, G. DesGroseilliers, F. Herrault, J. H. Lang, C. G. Levey, C. B. Murray, D. Otten, T. Palacios, D. J. Perreault and C. R. Sullivan, "A Technology Overview of the PowerChip Development Program," *IEEE Trans. Power Electron.*, vol.28, no.9, pp. 4182–4201, Sept. 2013.
- [21] S. Lim, D. M. Otten and D. J. Perreault, "Power Conversion Architecture for Grid Interface at High Switching Frequency, *Proc. of the IEEE Applied Power Electron. Conference and Exposition (APEC)*, pp. 1838–1845, March 2014.
- [22] S. Lim, J. Ranson, D. M. Otten and D. J. Perreault, "Two-Stage Power Conversion Architecture Suitable for Wide Range Input Voltage," *IEEE Trans. on Power Electron.*, Vol. 30, No. 2, pp. 805–816, Feb. 2015.
- [23] M. Chen, K.K. Afridi, D.J. Perreault, "A Multilevel Energy Buffer and Voltage Modulator for Grid-Interfaced Microinverters," *IEEE Trans. on Power Electron.*, vol.30, no.3, pp.1203-1219, March 2015.
- [24] C. Schaef, K. Kesarwani and J. T. Stauth, "A Variable-Conversion-Ratio 3-phase Resonant Switched Capacitor Converter with 85% Efficiency at 0.91 W/mm<sup>2</sup> using 1.1nH PCB-trace Inductors," *IEEE International Solid- State Circuits Conference - (ISSCC)*, pp. 1–3, 22-26, Feb. 2015.
- [25] K. Kesarwani, R. Sangwan and J. T. Stauth, "Resonant Switched-Capacitor Converters for Chip-Scale Power Delivery: Design and Implementation," *IEEE Trans. on Power Electron.*, early access.
- [26] Y. Lei, R. May and R. C. N. Pilawa-Podgurski, "Split-Phase Control: Achieving Complete Soft-Charging Operation of a Dickson Switched-Capacitor Converter," *IEEE Trans. on Power Electron.*, vol.31, no.1, pp. 770-782, Jan. 2016.
- [27] M. Chen, K. K. Afridi, S. Chakraborty and D. J. Perreault, "A High-Power-Density Wide-Input-Voltage-Range Dc-Dc Converter having a MultiTrack Architecture," *Proc. of the IEEE Energy Conversion Congress* and Exposition Conference (ECCE), Montreal, Canada, September, 2015.
- [28] D. Meneses, O. Garcia, P. Alou, J. A. Oliver and J. A. Cobos, "Gridconnected Forward Micro-inverter with Primary-Parallel Secondary-Series Transformer," *IEEE Transactions on Power Electronics (early access).*
- [29] B. A. Miwa, "Interleaved Conversion Techniques for High Density Power Supplies," Ph.D. dissertation, Elect. Eng. and Comp. Sci. Dept., Massachusetts Inst. of Technol., Cambridge, 1992.
- [30] D. J. Perreault, "Design and Evaluation of Cellular Power Converter Architectures," Ph.D. dissertation, Elect. Eng. and Comp. Sci. Dept., Massachusetts Inst. of Technol., Cambridge, 1997.
- [31] C. Chang and M. A. Knights, "Interleaving Technique in Distributed Power Conversion Systems," *IEEE Transactions on Circuits and Systems I: Fundamental Theory and Applications*, vol.42, no.5, pp. 245–251, May 1995.
- [32] D. J. Perreault and J. G. Kassakian, "Distributed Interleaving of Paralleled Power Converters," *IEEE Transactions on Circuits and Systems I: Fundamental Theory and Applications*, vol.44, no.8, pp. 728–734, Aug 1997.

- [33] M. Chen, M. Araghchini, K. K. Afridi, J. H. Lang, C. R. Sullivan and D. J. Perreault, "A Systematic Approach to Modeling Impedances and Current Distribution in Planar Magnetics," *IEEE Transactions on Power Electronics*, vol.31, no.1, pp. 560–580, Jan. 2016.
- [34] W. Li and D. J. Perreault, "Switched-Capacitor Step-Down Rectifier for Low-Voltage Power Conversion," *Proc. of the IEEE Applied Power Electron. Conference*, pp. 1884–1891, March 2013.
- [35] M. F. Schlecht, B. A. Miwa, "Active Power Factor Correction for Switching Power Supplies," *IEEE Transactions on Power Electronics*, vol.PE-2, no.4, pp. 273–281, Oct. 1987.
- [36] M. T. Zhang, Y. Jiang, F. C. Lee and M. M. Jovanovic, "Single-Phase Three-Level Boost Power Factor Correction Converter," *Proc. of the IEEE Applied Power Electron. Conference and Exposition (APEC)*, pp. 434– 439, vol. 1, 5-9 Mar 1995.
- [37] B. Singh, B. N. Singh, A. Chandra, K. Al-Haddad, A. Pandey and D. P. Kothari, "A Review of Single-phase Improved Power Quality AC-DC converters," *IEEE Trans. on Industrial Electronics*, vol.50, no.5, pp. 962– 981, Oct. 2003.
- [38] B. Mahdavikhah and A. Prodic, "Low-Volume PFC Rectifier Based on Nonsymmetric Multilevel Boost Converter," *IEEE Trans. on Power Electron.*, vol.30, no.3, pp. 1356–1372, March 2015.
- [39] J. G. Kassakian, M. F. Schlecht and G. C. Verghese, "Section 6.5.3: Minimum L and C for the Direct Converter," in *Principles of Power Electronics*, Addison-Wesley, 1991.
- [40] V. Yousefzadeh, E. Alarcon, and D. Maksimovic, "Three-level Buck Converter for Envelope Tracking Applications," *IEEE Transactions on Power Electronics*, vol. 21, pp. 549–552, March 2006.
- [41] B. J. Baliga, "Section 1.6: Ideal Drift Region for Unipolar Power Devices", in *Fundamentals of Power Semiconductor Devices*, New York: Springer, 2008.
- [42] F. E. Terman, "Section 2: Circuit Elements," in *Radio Engineers' Handbook*, First Edition, New York, NY: McGraw-Hill Book Company, 1943.
- [43] Bel Power Solutions, "UIS48T14050 Datasheets", [online].
   Available: http://belpowersolutions.com/power/documents/downloads/ uis48t14050-datasheet.



Khurram K. Afridi (S'93–M'98) received the B.S. degree in electrical engineering from the California Institute of Technology (Caltech) in 1989 and the S.M. and Ph.D. degrees in electrical engineering and computer science from the Massachusetts Institute of Technology (MIT) in 1992 and 1998, respectively. During summers and between degrees he worked for JPL, Lutron, Philips, and Schlumberger. In 1997, he joined the founding team of Techlogix as Chief Technology Officer and became Chief Operating Officer in 2000. From 2004 to 2008 he also led the

development of LUMS School of Science and Engineering (SSE) as Project Director, and was appointed Associate Professor and the Werner-von-Siemens Chair for Power Electronics in 2008. From 2009 to 2014 he was a Visiting Associate Professor in the Department of Electrical Engineering and Computer Science at MIT. Since January 2014 he is an Assistant Professor in the Department of Electrical, Computer and Energy Engineering at the University of Colorado (CU) Boulder. His research interests are in power electronics and energy systems incorporating power electronic controls. Dr. Afridi is a recipient of Caltech's Carnation Merit Award, CU Boulder's College of Engineering and Applied Science Dean's Professional Progress Award, the BMW Scientific Award, and the NSF CAREER Award.



**Sombuddha Chakraborty** (S'02–M'16) received the B.E. degree in Electrical Engineering from Indian Institute of Engineering Science and Technology, Shibpur in 2001, and the M.S, and Ph.D. degrees in Electrical Engineering from University of Minnesota, Minneapolis, in 2003, and 2005, respectively.

From 2006 to 2007, he was Design Engineer at General Electric Lighting Institute, Cleveland, OH. From 2008 to 2013, he was System Design Engineer and Manager at Volterra Semiconductors. Fremont.

CA. Since 2014, he is at Power Electronics Research Group, Kilby Labs, Texas Instruments at Santa Clara, CA.

His primary research interest includes design of high density offline and dc-dc power management system for computing, automotive and industrial applications.



**David J. Perreault** (S'91–M'97–SM'06–F'13) received the B.S. degree from Boston University, Boston, MA, and the S.M. and Ph.D. degrees from the Massachusetts Institute of Technology, Cambridge, MA. In 1997 he joined the MIT Laboratory for Electromagnetic and Electronic Systems as a Postdoctoral Associate, and became a Research Scientist in the laboratory in 1999. In 2001, he joined the MIT Department of Electrical Engineering and Computer Science, where he is presently Professor and Associate Department Head. His research

interests include design, manufacturing, and control techniques for power electronic systems and components, and in their use in a wide range of applications. He also consults in industry, and is co-founder of Eta Devices, a startup company focusing on high-efficiency RF power amplifiers. Dr. Perreault received the Richard M. Bass Outstanding Young Power Electronics Engineer Award, the R. David Middlebrook Achievement Award, the ONR Young Investigator Award, and the SAE Ralph R. Teetor Educational Award, and is co-author of seven IEEE prize papers.



**Minjie Chen** (S'10–M'15) received the B.S. degree from Tsinghua University in 2009, and the S.M., E.E., and Ph.D. degrees from MIT in 2012, 2014 and 2015, respectively. He is currently a postdoctoral research associate in the MIT Research Laboratory of Electronics. His research interests are in the design of high performance power electronics for emerging and important applications.

M. Chen received the national outstanding student scholarship from Tsinghua University, the MIT E.E. Landsman Fellowship, and an IEEE ECCE best

student demonstration award.